星载SAR方位压缩处理的FPGA实现  

Azimuth Compression of Space-Borne SAR Based on FPGAs

在线阅读下载全文

作  者:郑晓双[1] 禹卫东[1] 

机构地区:[1]中国科学院电子学研究所

出  处:《中国科学院研究生院学报》2006年第2期263-269,共7页Journal of the Graduate School of the Chinese Academy of Sciences

摘  要:星上实时成像处理器是未来星载合成孔径雷达的重要组成部分,它可以进一步提高星载合成孔径雷达的性能,拓宽其应用.方位压缩处理是实时成像处理的核心.本文介绍了合成孔径雷达方位压缩处理的基本原理,并对星上实时成像处理器的系统参数进行了详细分析,提出了一种基于FPGA实现星载合成孔径雷达实时成像处理器中方位压缩处理的方法,完成了包括ISA接口、FFT运算、匹配滤波和复数取模在内的方位压缩处理器的设计.根据星上环境对器件的特殊要求,选用Xilinx的VirtexII系列FPGA进行硬件实现.对点目标仿真数据和实际数据的测试表明,该方法完全满足星上实时处理需求.Real-time imager is essential for space-borne Synthetic Aperture Radar (SAR). A space-borne SAR with a real-time imager integrated in it has augmented performance and broadened applications. Azimuth compression is a key in real-time imaging. This paper explains the rationale of azimuth compression of SAR and analyzes the parameters of the real-time imager in detail, then puts forward a method of azimuth compression based on FPGAs, which is used in real-time imager in space-borne SAR. Such a processor for azimuth compression concerns ISA interface, FFT operating, match filtering and absolute value computing. Considering the special demands of devices used in space environment, Xilinx VirtexⅡ FPGAs are selected as main devices for this design. The simulation of point targets and results of raw data imaging demonstrate that this method meets the requirements of real time processing in space-borne SAR.

关 键 词:合成孔径雷达 实时成像处理器 现场可编程门阵列 

分 类 号:TN951[电子电信—信号与信息处理]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象