检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:WANG Kaifeng JI Zhenzhou HU Mingzeng
机构地区:[1]School of Computer Science and Technology, Harbin Institute of Technology, Harbin 150001, China
出 处:《Chinese Journal of Electronics》2006年第2期231-236,共6页电子学报(英文版)
摘 要:The performance of trace cache processor rests with trace cache efficiency to a great extent. Higher trace cache miss rate will reduce performance significantly because only a low fetch-bandwidth can be maintained by conventional instruction cache. Unfortunately, with the ever increasing conventional application scale, higher trace cache miss rate is inevitable for the relative small capacity of trace cache, which will become the bottleneck of performance improvement. In this paper, we proposed trace cache hierarchy to remedy the limited capacity of 1-level trace cache. 2-level trace cache is incorporated in trace processors. But the simulation results show that only augmenting 2-level trace cache can not bring significant performance improvement for the long access latency. So we propose a path-based trace prefetch mechanism to reduce the latency of 2-level trace cache access further. Path-based trace prefetch mechanism is developed on top of next N trace prediction mechanism. By predicting the next N trace from current and prefetching it into trace prefetch buffer from 2-level trace cache, the access latency of 2-level trace cache can be reduced. The simulation results show that augmenting an 8K-Entry, eight-way 2-level trace cache, an 16-Entry trace prefetch buffer and prefetch distance set to 3, the average IPC improvement is 12.0% for eight SPECint95 benchmarks.
关 键 词:TRACE Trace cache Trace prefetch.
分 类 号:TP3[自动化与计算机技术—计算机科学与技术]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.28