基于CPLD的倒数计数器  被引量:1

CPLD-based Design for Measuring Low Frequency

在线阅读下载全文

作  者:胡盈盈[1] 周宇[1] 

机构地区:[1]宁波大学信息科学与工程学院,浙江宁波315211

出  处:《宁波大学学报(理工版)》2007年第3期324-328,共5页Journal of Ningbo University:Natural Science and Engineering Edition

基  金:浙江省自然科学基金(X106869)

摘  要:用VHDL在CPLD器件上实现一种数字频率计测频系统,能够用十进制数码管显示被测信号的频率及其他多种物理量.整个频率计设计在1块CPLD芯片上,与其他方法做的频率计相比,具有体积小、可靠性高、功耗低的特点.Direct-reading and amount of error are always in conflict with each other in measuring low frequency. In this article, it adopts a "count-down" design method to solve this collision, A digital frequency measure system can be implemented using VHDL in the CPLDs, and this system can demonstrate the measured frequency in the form of decimal system. Other than the frequency, the proposed system can also measure many other physical signals. The whole cymometer is designed on a CPLD and embedded with a decimal system, Compared with other existing cymometers, the proposed system is smaller in volume, more reliable in functioning and lower in power consumption.

关 键 词:低频频率计 倒数 CPLD Max+plusⅡ 

分 类 号:TN702[电子电信—电路与系统]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象