基于FPGA的OBS边缘节点总线控制硬件设计  被引量:2

Hardware Design of Bus Control Module in OBS Edge Node Based on FPGA

在线阅读下载全文

作  者:朱振华[1] 乐孜纯[2] 付明磊[1] 

机构地区:[1]浙江工业大学信息工程学院,杭州310032 [2]浙江工业大学理学院,杭州310032

出  处:《电讯技术》2008年第11期87-91,共5页Telecommunication Engineering

摘  要:给出了一种OBS边缘节点总线控制的硬件设计方案。该方案采用循环四次握手的方式完成主模块与其它从模块的通信,用轮询的方式把几个可能引起时序上冲突的信号,按顺序分配到不同的时钟周期上。整个方案以FPGA芯片EP2C20F484C8为基础实现,在Quartus Ⅱ软件上编译通过。仿真结果显示:该方案不仅能够解决时序冲突的问题,而且最高工作频率达到340 MHz,在整个控制模块中占用的逻辑单元(LE)数目仅为0.9%。A hardware design of bus control module in OBS edge node is reported. A four cycles handshaking method is circularly adopted by both master and slave module to communicate each other. Moreover, by adopting the polling method, several signals that may cause collisions in the same timing sequence are distributed into different clocks. The whole solution is based on the FPGA chip EP2C20F484C8, and are compiled successfully in the Quartus Ⅱ software. Simulation result shows that this solution can not only solve the collision problem of timing sequence, but also reach the working clock as much as 340 MHz. In addition,the used logical element (LE) numbers in the bus control module is only 0.9% of the whole control module.

关 键 词:光突发交换 总线控制 握手机制 轮询 FPGA 

分 类 号:TN929.11[电子电信—通信与信息系统]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象