检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
机构地区:[1]武汉科技大学信息科学与工程学院,武汉430081
出 处:《微电子学》2009年第1期11-15,24,共6页Microelectronics
摘 要:对基于ASIC设计流程的直接数字频率合成器(DDS)进行系统架构以及模块划分和算法分析;利用Verilog HDL进行RTL级功能仿真与测试平台的编写;完成模块中所有数字部分的设计、仿真,直至综合优化和时序分析的全过程。为满足高频率和低抖动的要求,需要反复综合,并充分考虑速度和面积等方面的影响;最后,对采用DDS实现数字调制进行了功能仿真与测试。System architecture of a direct digital synthesizer (DDS) was constructed based on ASIC design flow. Module partitioning and algorithm analysis were described. Functional simulation at RTL level was performed and test-bench was written using Verilog HDL. All digital portions in the module were designed and simulated, and syn- thesis optimization and timing analysis were also performed. To meet the requirement of high frequency and low jitter, repeated synthesis was necessary, in which speed and area should be taken into consideration. Finally, digital modulation with DDS was functionally simulated and tested.
关 键 词:直接数字频率合成器 专用集成电路 硬件描述语言 测试平台
分 类 号:TN742.1[电子电信—电路与系统]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.38