12位20MS/s流水线ADC的研制  

Design and Implementation of a 12 Bit 20 MS/s Pipeline ADC

在线阅读下载全文

作  者:戴澜[1,2] 刘文楷[1] 姜岩峰[1] 

机构地区:[1]北方工业大学信息工程学院微电子系,北京100144 [2]中国科学院微电子研究所,北京100029

出  处:《半导体技术》2010年第9期944-946,共3页Semiconductor Technology

摘  要:流水线结构是高速高精度ADC的首选。通过对流水线ADC的结构、MDAC电路进行了研究;提出新型采样保持开关;设计了12位20 MS/s采样率流水线ADC,并基于SMIC0.35μm混合CMOS工艺进行流片实现,测试结果表明,在测试仪器只有10位精度的情况下SFDR=65 dB,SNDR=56 dB,SNR=56.9 dB,ENOB=9.1 bit,最后对测试结果进行分析。Pipelined architecture is the first choice for high-speed and high-resolution ADC. By studying the structure of pipelined ADC and multiplying DAC (MDAC), a novel booth-trap sample and hold switch was presented and a 12 bit 20 MS/s pipelined ADC was designed. The prototype ADC was fabricated in SMIC 0.35 ~m mixed signal technology and demonstrates SFDR = 65 dB, SNDR = 56 dB, SNR = 56.9 dB, ENOS = 9.1 bit with the resolution of all the measure instruments are below 10 bits. At last, the measured results were analyzed.

关 键 词:采样保持 倍乘数模转换器 流水线ADC 有效位数 

分 类 号:TN792[电子电信—电路与系统]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象