Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit  

Design and optimization of an ultra-wide frequency range CMOS divide-by-two circuit

在线阅读下载全文

作  者:陆波 梅年松 陈虎 洪志良 

机构地区:[1]State Key Laboratory of ASIC and System,Fudan University

出  处:《Journal of Semiconductors》2010年第11期122-126,共5页半导体学报(英文版)

基  金:Project supported by the National High Technology Research and Development Program of China(No.SQ2008AA01Z4473469)

摘  要:A novel toggled flip-flop(TFF) divide-by-two circuit(DTC) and its optimization method based on a large-signal analysis approach are proposed.By reducing the output RC constant in tracking mode and making it large in latching mode,compressing the internal signal swing as well as compensating the current leaked in the latching mode, the operating frequency range is greatly expanded.Implemented in a SMIC 0.13μm RF CMOS process with a 1.2 V power supply,it can work under an ultra-wide frequency band ranging from 320 MHz to 29.6 GHz.Experimental results show that two phase-locked loops(PLLs) with the proposed DTC can achieve in-band phase noise of-94 dBc/Hz @ 10 kHz under 4224 MHz operating frequency and-84 dBc/Hz @ 10 kHz under 10 GHz operating frequency,respectively. The power consumption of the proposed DTC is reduced by almost 50%compared with the conventional counterparts.A novel toggled flip-flop(TFF) divide-by-two circuit(DTC) and its optimization method based on a large-signal analysis approach are proposed.By reducing the output RC constant in tracking mode and making it large in latching mode,compressing the internal signal swing as well as compensating the current leaked in the latching mode, the operating frequency range is greatly expanded.Implemented in a SMIC 0.13μm RF CMOS process with a 1.2 V power supply,it can work under an ultra-wide frequency band ranging from 320 MHz to 29.6 GHz.Experimental results show that two phase-locked loops(PLLs) with the proposed DTC can achieve in-band phase noise of-94 dBc/Hz @ 10 kHz under 4224 MHz operating frequency and-84 dBc/Hz @ 10 kHz under 10 GHz operating frequency,respectively. The power consumption of the proposed DTC is reduced by almost 50%compared with the conventional counterparts.

关 键 词:TFF DTC PLL ultra-wide frequency range optimization method in-band phase noise 

分 类 号:TN783[电子电信—电路与系统]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象