JPEG2000全并行位平面编码器的VLSI设计验证  被引量:2

Design and verification of the parallel architecture of the bit plane coder in JPEG2000

在线阅读下载全文

作  者:刘文松[1] 朱恩[1] 王健[2] 徐龙涛[1] 黄宁[1] 

机构地区:[1]东南大学射频与光电集成电路研究所,南京210096 [2]中国科学院自动化研究所,北京100190

出  处:《东南大学学报(自然科学版)》2011年第6期1132-1136,共5页Journal of Southeast University:Natural Science Edition

基  金:国家高技术研究发展计划(863计划)资助项目(2009AA11Z219)

摘  要:研究了JPEG2000位平面编码器的算法和全并行电路结构.以单列样本点作为数据单元,分析了通道编码过程中数据的关联性.只需缓存前一列样本点的显著性状态信息,并读取当前列和后续2列的原始数据,便可在一个编码窗口内完成当前列的通道和位平面并行编码;每次仅需读入一列新的数据,即可实现编码循环.据此设计了三级流水线的全并行电路结构,仅需259个周期就可处理完32×32的小波子带,同时保持了较低的硬件开销.FPGA综合结果表明,系统时钟可以综合到76.355 MHz,达到301.9Mcoefficient/sec的处理能力,可满足现有图像实时处理要求.The algorithm and parallel architecture of the bit plane coder(BPC) in joint photographic experts group 2000(JPEG2000) is studied.The data dependence in the coding passes is analyzed with a column regarded as the basic data unit.It's discovered that when the significance states of a former column are cached,and the original coefficients of the current column and the next two columns are ready,the parallel coding in one coding window between passes and bit planes is possible.After that,the loop-coding can be realized with a new column read in each time.Based on this conclusion,the parallel architecture with a 3 stages pipeline is designed,which can process 32×32 wavelet sub-band within 259 cycles and keep a low hardware cost.The synthesis results on FPGA(field programmable gate array) show that the system frequency can reach 76.355 MHz,and the throughput is 301.9Mcoefficient/sec.The real-time image-process can be satisfied.

关 键 词:JPEG2000 位平面编码 通道并行 位平面并行 VLSI 

分 类 号:TN47[电子电信—微电子学与固体电子学]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象