检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
出 处:《机电工程》2012年第3期347-349,364,共4页Journal of Mechanical & Electrical Engineering
摘 要:为了解决数字通信中连续数据到定长帧的转换问题,设计了一个具有数据速率和结构变换功能的现场可编程门阵列(FPGA)接口变换模块,该模块包含3个核心部分:缓存单元、速率变换和帧控制逻辑,缓存单元选用了方便实用的异步FIFO来实现,速率变换部分采用了5/6小数分频方式大大节省了FPGA内部资源,帧控制逻辑单元严格定义了读FIFO的使能格式和时序,最后进行了软件的功能和时序仿真。实际应用结果表明,该模块能够准确地对数据速率和格式进行变换,实现了预期的功能。In order to solve the problem of the conversion from continuous data to fixed-length frame in the digital communication, the interface conversion module based on field-programmable gate array(FPGA) with the function of data rate and structure transformation was designed,including three important parts:cache unit,rate conversion and frame control logic. The convenient asynchronous FIFO was selected to achieve the function of cache unit. The five-sixths fractional frequency was used for the rate conversion unit to save the FPGA resource. The read enable format and time sequence of FIFO were defined by the frame control logic unit strictly. The time sequence and the function of the software were simulated finally. The practical application shows that the module can finish the conversion of data rate and structure transformation accurately, and achieve the expected function.
关 键 词:数字通信 速率变换 FIFO 帧控制逻辑 现场可编程门阵列
分 类 号:TN927[电子电信—通信与信息系统] TM133[电子电信—信息与通信工程]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.222