一种简易数字信号传输性能分析仪的设计  

Design of a Simple Digital Signal Transmission Performance Analyzer

在线阅读下载全文

作  者:洪惠宇[1] 李卓嘉[1] 李立圆[1] 

机构地区:[1]电子科技大学电子信息工程学院,四川成都611731

出  处:《常州工学院学报》2011年第6期23-26,共4页Journal of Changzhou Institute of Technology

摘  要:采用FPGA作为数字信号发生器,利用线性移位寄存器产生要求的M序列,作为数字信号以及模拟信道噪声信号。利用单片机(MSP430FG4618)产生不同的频率,控制M序列时钟,从而改变数据率。采用集成滤波器芯片LT1568,通过改变外围电阻,实现不同的截止频率,模拟信道幅频特性。信号分析电路采用低通滤波器降低信号噪声。同步时钟可用时,将滤波调理之后的数字信号接入示波器,同时利用同步时钟产生同步扫描信号,作为示波器外触发信号,即可稳定显示数字信号眼图。同步时钟不可用时,先进行同步时钟提取,而后产生同步扫描信号,触发显示眼图。The system uses the FPGA as digital signal generator,in which a linear shift register generates the M sequence,as the digital signal to be transmitted and simulated channel noise.Using SCM(MSP430FG4618),this paper gets different frequency signals to control the clock of the M sequence,thus changing the data rate.Integrated filter chip,LT1568,simply by changing its external resistor to get different cut-off frequencies,is used to shape channel amplitude-frequency characteristics and a low pass filter is used to reduce signal noise.When synchronous clock is available,it can be used directly as synchronous scanning signal connected to the external trigger of oscilloscope.Meanwhile,the digital signal after filtering is connected to oscilloscope and steady eye patterns can be observed.When synchronized clock is not available,we extract synchronized clock form the transmitted digital signal firstly,and then generate synchronous scanning signal that triggers display of eye patterns.

关 键 词:M序列 信道模拟 同步时钟 

分 类 号:TN98[电子电信—信息与通信工程]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象