基于FPGA和MCU的低成本地震信号数字滤波器设计  被引量:2

A Low Cost Digital Filter Design for Seismic Data Acquisition Based on FPGA and MCU

在线阅读下载全文

作  者:孔阳[1] 武杰[1] 万娟[1] 宋洪治[1] 韩晓泉 

机构地区:[1]中国科学技术大学近代物理系,物理电子学安徽省重点实验室,安徽合肥230026 [2]东方地球物理勘探有限责任公司,河北涿州072750

出  处:《核电子学与探测技术》2012年第1期54-58,共5页Nuclear Electronics & Detection Technology

基  金:国家重大科技专项(2008ZX05008-005-004)大型油气田及煤层气开发资助

摘  要:针对地震数据采集系统提出一种低成本、高灵活性的数字滤波设计方案。不仅对于地震数据采集系统有很大的实用意义,对于其它传感器网络也是可供参考的解决方案。设计的目的是在保持优秀的低通性能的同时实现高度抽取。该滤波器系统由四级CIC滤波和两级FIR滤波构成,分别在FP-GA和MCU内部实现。滤波器有着良好的低通性能,在430 Hz~500 Hz范围内幅度响应下降了137 dB。采用实际信号测试,信噪比好于110 dB,能够很好地满足地震数据采集的需求。A low cost and flexible digital filter solution for seismic data acquisition is put forward to improve performance of seismic data acquisition equipment.The purpose is to keep low frequency signal and realize high rate decimation at the same time.The digital filter system consists of four CIC filters which are realized in FPGA and two FIR filters which are realized in MCU.The CIC filters primary purpose is to attenuate out-of-band noise components from the modulator.The FIR filters compensates for SINC filters droop and creates a low-pass corner to block aliased components of the input signal.The digital filter has a good low-pass bandwidth performance,the frequency amplitude response drop 137 dB from 430 Hz to 500 Hz.A test system is build up,and the result shows that the signal to noise ratio of this system is better than 110 dB,which meets the demand of seismic data acquisition system.

关 键 词:地震信号数字滤波器 级联积分梳状滤波器 现场可编程逻辑器件 

分 类 号:TN911.72[电子电信—通信与信息系统]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象