A 2-mW 50-dB DR wideband hybrid AGC for a GNSS receiver in 65 nm CMOS  被引量:1

A 2-mW 50-dB DR wideband hybrid AGC for a GNSS receiver in 65 nm CMOS

在线阅读下载全文

作  者:续阳 池保勇 徐阳 祁楠 王志华 

机构地区:[1]Institute of Microelectronics,Tsinghua University

出  处:《Journal of Semiconductors》2012年第7期94-101,共8页半导体学报(英文版)

基  金:supported by the National Natural Science Foundation of China(Nos.60806008,61076029);the National High Technology Research and Development Program of China(No.2009AA011606);the National Science and Technology Major Projects of China(No. 2009ZX03007-001)

摘  要:A low-power wideband hybrid automatic gain control (AGC) loop for a GNSS receiver is presented. Single AGC in the I/Q path is composed of four-stage programmable gain amplifiers (PGAs), a differential peak detector, two comparators, a control algorithm logic, a decoder and the reference voltage source. Besides being controlled by an AGC loop, the gain of PGAs could altematively be controlled by an off-chip digital baseband processor through the SPI interface. To obtain low power consumption and noise, an improved source degenerated amplifier is adopted, and the I/Q path phase mismatch within the ±5° range is calibrated with 0.2° accuracy. Implemented in 65 nm CMOS, the measured PGA total gains range from 9.8 to 59.5 dB with an average step of 0.95 dB and simulated bandwidth of more than 110 MHz. The settling time is about 180 μs with 80% AM input with measured signal power from -76.7 to -56.6 dBm from a radio-frequency amplifier (RFA) input port, and also reduces to 90 #s with clock frequency doubling. The single AGC consumes almost 0.8 mA current from the 2.5-V supply and occupies an area of 750 × 300 μm2.A low-power wideband hybrid automatic gain control (AGC) loop for a GNSS receiver is presented. Single AGC in the I/Q path is composed of four-stage programmable gain amplifiers (PGAs), a differential peak detector, two comparators, a control algorithm logic, a decoder and the reference voltage source. Besides being controlled by an AGC loop, the gain of PGAs could altematively be controlled by an off-chip digital baseband processor through the SPI interface. To obtain low power consumption and noise, an improved source degenerated amplifier is adopted, and the I/Q path phase mismatch within the ±5° range is calibrated with 0.2° accuracy. Implemented in 65 nm CMOS, the measured PGA total gains range from 9.8 to 59.5 dB with an average step of 0.95 dB and simulated bandwidth of more than 110 MHz. The settling time is about 180 μs with 80% AM input with measured signal power from -76.7 to -56.6 dBm from a radio-frequency amplifier (RFA) input port, and also reduces to 90 #s with clock frequency doubling. The single AGC consumes almost 0.8 mA current from the 2.5-V supply and occupies an area of 750 × 300 μm2.

关 键 词:AGC HYBRID GNSS PGAs I/Q phase calibration settling time 

分 类 号:TN967.1[电子电信—信号与信息处理] TN432[电子电信—信息与通信工程]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象