检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
机构地区:[1]杭州电子科技大学电子信息学院,杭州310018 [2]中国科学院微电子研究所,北京100029 [3]大连理工大学电子科学与技术学院,辽宁大连116024
出 处:《半导体技术》2014年第1期33-37,共5页Semiconductor Technology
基 金:国家科技重大专项资助项目(2012ZX03004006)
摘 要:针对无线传感网络对射频电路高速、低功耗方面日益增长的性能要求,设计了一款用于高频锁相环中的高速、低功耗4/5双模前置分频器。在分析真单相时钟(TSPC)电路工作原理的基础上,指出了该电路结构存在的两个主要缺点,并结合器件工艺和物理给出了相应的版图优化解决方法。然后,采用SMIC 0.18μm标准CMOS工艺,设计了一款基于这种改进后的真单相时钟电路的集成4/5双模前置分频器。在版图优化设计后利用Cadence Spectre进行了后仿真验证,结果表明,在直流电源电压1.8 V时,该4/5双模前置分频器的最高工作频率可达到3.4 GHz,总功耗仅有0.80 mW。该4/5双模前置分频器的最低输入幅值为0.2 V时,工作频率范围为20 MHz^2.5 GHz,能够满足面向无线传感网络应用的锁相环(PLL)的高速、低功耗性能要求。As for the overgrowing demand of the wireless sensor network on high speed anO low power RF circuit, a prescaler with high speed and low power divided by 4/5 was designed for application in the high frequency phase locked loop (PLL)- Based on the analysis of the operation principle of true single phase clock (TSPC) , the two main shortcomings were pointed out, and the corresponding solu- tions were proposed by considering the devices physics and process. Then, a prescaler with high speed and low power integrated divided by 4/5 was designed in SMIC 0. 18μm standard CMOS technology. The design was based on the improved TSPC circuit and oriented for the high frequency phase locked loop (PLL) application. After the layout of the integrated prescaler was designed and optimized, a post simu- lation was done with Cadence Spectre to validate its performances. The results indicate that the maximum frequency of the proposed prescaler is about 3.4 GHz with 1.8 V DC power supply, the total power loss is only about 0. 80 mW and the operating frequency of the optimized integrated prescater ranges from 20 MHz to 2.5 GHz with 0.2 V input signal of sinusoid wave.. Therefore, the designed prescaler is capa- ble of meeting the high speed and low power loss requirements of phase locked loop (PLL) applied to wireless sensor network.
关 键 词:高频 低功耗 双模前置分频器 真单相时钟(TSPC) 锁相环(PLL)
分 类 号:TN43[电子电信—微电子学与固体电子学]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:3.141.47.84