检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
机构地区:[1]海军装备部,北京100841 [2]哈尔滨工程大学自动化学院,黑龙江哈尔滨150001
出 处:《现代电子技术》2014年第21期53-57,61,共6页Modern Electronics Technique
摘 要:随着FMCW雷达的应用领域越来越广泛,对于FMCW信号发生器的性能要求也越来越高。采用了DDS激励PLL的混合式频率合成技术对合成器相位噪声、杂散损耗和线性度等性能指标进行分析,在此基础上设计并实现了2.4 GHz载频FMCW信号发生器。其中DDS芯片AD9910产生低频段的线性调频信号,PLL芯片HMC820LP6CE通过倍频将低频段调频信号倍频到高频段,STM32为控制器。实测结果表明,该系统具有频率分辨率高、相噪低、杂散损耗小、捷变频时间短、线性度高的特点。其近端杂散为-59.64 d Bc,远端杂散为-55.02 d Bc,相位噪声在100 k Hz处为-95.57 d Bc/Hz,在400 k Hz处为-118.38 d Bc/Hz。With the more and more wide application of FMCW radar,the performance requirements of FMCW signal generator is also more stringent. The DDS+PLL frequency synthesis technique was used to analyze the phase noise,stray loss and linearity performance indexes of the synthesizer. Based on this,a 2.4 GHz FMCW signal generator was designed,in which DDS chip AD9910 generates low frequency chirp signal,PLL chip HMC820LP6 CE as multiplier converts FM signal in low frequency to that in high frequency,and STM32 is taken as its controller. The experimental results show that the system has the characteristics of high frequency resolution,low phase noise,low stray loss,short frequency switching time,high linearity. Its proximal stray is-59.64 d Bc,remote stray is-55.02 d Bc,phase noise at 100 k Hz is-95.57 d Bc/Hz and at 400 k Hz is-118.38 d Bc/Hz.
分 类 号:TN95-34[电子电信—信号与信息处理] TP391.4[电子电信—信息与通信工程]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.229