检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
机构地区:[1]电子科技大学电子工程学院,四川成都611731
出 处:《太赫兹科学与电子信息学报》2016年第3期421-425,共5页Journal of Terahertz Science and Electronic Information Technology
基 金:国家自然科学基金委员会和中国工程物理研究院联合基金资助项目(U1430102)
摘 要:自偏置锁相环电路结构自提出以来便受到了极大的关注,人们普遍认为其可以改善锁相环的相位噪声。为了验证这种结构能否改善传统锁相环电路的相位噪声性能,根据锁相环的基本理论设计并实现了一种可进行重新配置的锁相环电路结构,电路中的锁相环结构可以在传统锁相环、自偏置锁相环和普通偏置锁相环之间进行切换。使用信号源分析仪分别测试得到了这3种结构的相位噪声性能:自偏置锁相环的带内相位噪声比普通锁相环恶化了约6 d B,而采用普通偏置锁相环使环路等效分频比减小5的相位噪声比普通锁相环改善了约14 d B。理论与测试结果均表明,自偏置锁相环和普通锁相环相比,环路反馈回路中的分频比并没有有效降低,因此自偏置锁相环的相位噪声性能并没有得到改善。The self-offset Phase-Locked-Loop(PLL) structure, which is considered to have the ability to improve the phase noise performance of the PLL, has gained much attention. In order to verify this viewpoint, a reconfigurable circuit board is designed and implemented based on the basic theory of the PLL. The phase-locked loop structure can be switched among the conventional, self-offset and offset topologies, whose phase noise performances are measured by Agilent signal source analyzer, respectively. The in-band phase noise performance of the conventional PLL is better than that of the self-offset one by 6dB, and the phase noise performance of the offset PLL is improved about 14dB compared to the conventional one. The experimental results indicate that the frequency dividing-ratio in the feedback path of the loop has not been reduced in self-offset PLL compared to conventional PLL, thus the phase noise performance has not been improved.
分 类 号:TN911.8[电子电信—通信与信息系统]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:3.143.24.174