检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:聂牧 梁华国[1,2] 卞景昌 倪天明[2] 徐秀敏[2] 黄正峰[2]
机构地区:[1]合肥工业大学计算机与信息学院,安徽合肥230009 [2]合肥工业大学电子科学与应用物理学院,安徽合肥230009
出 处:《计算机工程与科学》2017年第3期458-463,共6页Computer Engineering & Science
基 金:国家自然科学基金(61674048;61474036;61371025;61574052)
摘 要:三维芯片(3D-SIC)通过硅通孔TSV技术实现电路的垂直互连,有效提高了系统集成度和整体性能。由于三维芯片测试中,用于测试的引脚数和TSV数目以及测试时功耗的限制都对测试时间有很大的影响,拟提出一种装箱问题思想的测试方案,针对每层只有一个晶片的"单塔"结构和每层有多个晶片的"多塔"结构进行测试调度优化。该优化方案在控制测试引脚数、测试TSV数目与测试功耗的同时,能有效缩短测试时间。实验结果表明,与同类方案相比,在多种限制条件和不同结构中,都有着显著的优化结果。其中"单塔"最高优化45.28%的测试时间,"多塔"最高优化了27.78%的测试时间。3D-SIC, which improves the system integration and overall performance validly by using the TSV technology, makes vertical interconnect circuits come true. Since the number limitation of TS- Vs and pins for testing and test power consumption all have effects on 3D-SIC test time, we propose a testing scheme based on the concept of container-packing problems, which can optimize the test schedu- ling for the "single tower" structure which only has one chip in each layer and the "multiple towers" structure which has more chips in each layer. This optimization scheme can not only control the numbers of test pins and TSVs for testing and the power consumption but also reduce test time effectively. Ex- perimental results show that the proposed scheme has obvious optimization results: the "single tower" structure can reduce up to 45.28% of the testing time while the "multiple towers" structure can reduce up to 27.78%.
分 类 号:TN43[电子电信—微电子学与固体电子学]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.145