检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
机构地区:[1]遵义师范学院工学院,贵州遵义563006 [2]广西大学电气工程学院,广西南宁530004
出 处:《电子技术应用》2017年第7期135-139,共5页Application of Electronic Technique
基 金:国家自然科学基金(61561007);贵州省科技厅基金(黔科合LH字[2015]7054号);贵州省科技厅(黔科合LH字[2015]7015号);遵义师范学院博士基金(遵师BS(2015)04号)
摘 要:针对基于串行结构控制器(如MCU、DSP)设计的交错有源功率因素校正(APFC)变换器存在运行速度慢、动态特性差的问题,提出了一种基于SOPC技术控制的交错APFC变换器架构。该架构采用并行结构FPGA作为开发平台,以NiosⅡ软核处理器为核心,运行速度快,提升了系统的整体性能。文中设计了系统各模块的IP核,并构建了交错APFC变换器的SOPC系统。800 W的样机实验结果表明:该方案具有功率因素校正效果好、峰值限流能力强、动态响应速度快等优点。Aiming at the problem of the most controllers(such as MCU and DSP) of the interleaved Active Power Factor Correction (APFC) convert have been the serial structure,which are of slow operation speed and poor dynamical characteristics, an interleaved APFC convert architecture based on SOPC is proposed in this paper. It improved the overall performance of system, because the running speed of the parallel structure FPGA platform with Nios II soft core processor as the core. The IP core of each module of this architecture were designed and the overall SOPC system of interleaved APFC convert was constructed in this paper. Experimental results of 800 W prototype show that this method has good power factor correction effect, good peak current limiting and fast dynamic response.
分 类 号:TM615[电气工程—电力系统及自动化]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.222