时变多普勒衰落信道硬件模拟的FPGA实现  被引量:3

FPGA Implementation of Fading Channels with Time-varying Doppler Spectrums

在线阅读下载全文

作  者:赵智全 朱秋明 罗艳强[2] 郎杰[3] 张涛涛 ZHAO Zhiquan;ZHU Qiuming;LUO Yanqiang;LANG Jie;ZHANG Taotao(Jiangsu Key Laboratory of Internet of Things and Control Technologies,Nanjing University of Aeronautics and Astronautics,Nanjing 210016,China;China Airborne Missile Academy,Luoyang 471009,China;China Luoyang Electronic Equipment Test Center,Luoyang 471003,China)

机构地区:[1]南京航空航天大学江苏省物联网与控制技术重点实验室,南京210016 [2]中国空空导弹研究院,河南洛阳471009 [3]中国洛阳电子装备试验中心,河南洛阳471003

出  处:《电讯技术》2018年第3期344-349,共6页Telecommunication Engineering

基  金:国家重大科学仪器设备开发专项(2013YQ200607);江苏省博士后基金资助项目(1601017C);江苏省物联网与控制技术重点实验室基金资助项目(NJ20160027)

摘  要:针对不同散射环境下衰落信道具有不同的多普勒功率谱形状,提出了一种改进的复谐波叠加模型用于时变多普勒衰落信道的模拟,仿真分析了该方法输出信道衰落的幅值及相位连续性,并据此设计了基于FPGA硬件平台的时变多普勒衰落信道模拟器。硬件实测结果表明,该模拟器输出的时变多普勒功率谱与理论仿真非常吻合,可用于实际中多普勒功率谱实时变化场景的模拟。Since the wireless fading channel has different shapes of Doppler power spectrum density(DPSD)under different scattering scenarios,an improved Sum-of-Cisoids(SoC)based simulation model is proposed to reproduce the fading channels with time-varying DPSDs.Meanwhile,the continuities of output fading amplitude and phase are analyzed and validated by simulations.Based on the proposed simulation model,a channel emulator is designed and implemented on the FPGA hardware platform.The measured results show that the output DPSDs agree well with the theoretical and simulated ones,which means the proposed emulator can be used to simulate the channel fading with time-varying DPSDs.

关 键 词:信道模拟器 时变多普勒衰落信道 多普勒功率谱 复谐波叠加 

分 类 号:TN98[电子电信—信息与通信工程]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象