超外差式多模数字接收机设计与FPGA实现  被引量:2

Design and FPGA Implementation of a Super Heterodyne Multimode Digital Receiver

在线阅读下载全文

作  者:蒋青[1] 卢伟[1] 贾帅 JIANG Qing;LU Wei;JIA Shuai(Chongqing University of Posts and Telecommunications,Chongqing Key Lab of Mobile Communications Technology,Chongqing 400065,China)

机构地区:[1]重庆邮电大学重庆市移动通信技术重点实验室,重庆400065

出  处:《电子器件》2018年第6期1523-1531,共9页Chinese Journal of Electron Devices

基  金:国家自然科学基金项目(61771083;61704015);重庆市基础与前沿研究计划项目(重点)(cstc2015jcyjBX0065);重庆市高校优秀成果转化项目(KJZH17117)

摘  要:为了满足不同通信系统之间灵活切换的要求,设计了一种超外差式多模数字接收机。针对两种传统多模数字中频结构消耗巨大资源的问题,以可定制FPGA处理方式利用牺牲时钟换取资源的思想提出资源优化的动态参数配置多模数字中频结构,节约了50%的资源,结合超外差式射频前端结构完成多模数字接收机的设计。在自主设计的射频与中频板硬件平台上进行的板级测试结果表明,超外差式多模数字接收机能够兼容2G/3G/4G模式。In order to meet the requirements of flexible switching between different communication systems,a super heterodyne multimode digital receiver is proposed.Aiming at the resource consumption problem of two traditional multimode digital medium frequency structures,a resource optimized medium frequency structure based on the idea of sacrificing the clock for resources by customized FPGA is proposed,which is capable of dynamic parameter configure.Combining medium frequency structure which save 50%resource with the super-heterodyne RF front-end structure,the multimode digital receiver is designed.The board-level experimental results based on the self-designed RF and medium frequency hardware platforms illustrates,the designed super heterodyne multimode digital receiver is compatible with 2G/3G/4G modes.

关 键 词:FPGA 多模数字接收机 动态参数配置 平台测试 

分 类 号:TN851[电子电信—信息与通信工程]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象