检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:吴剑箫 王鹏[2] 吴涛[1] 高鹏[1] 陈文涛 Wu Jianxiao;Wang Peng;Wu Tao;Gao Peng;Chen Wentao(Shanghai Advanced Research Institute,Chinese Academy of Sciences,Shanghai 200120,China;School of Computer Engineering and Science,Shanghai University,Shanghai 200444,China;Shanghai Si-future Electronics&Technology Co.,Ltd.,Shanghai 201411,China;State Key Laboratory of Mathematical Engineer and Advanced Computing,Wuxi 214125,China)
机构地区:[1]中国科学院上海高等研究院,上海200120 [2]上海大学计算机工程与科学学院,上海200444 [3]上海芯来电子科技有限公司,上海201411 [4]数学工程与先进计算国家重点实验室,江苏无锡214125
出 处:《电子技术应用》2019年第9期65-70,76,共7页Application of Electronic Technique
基 金:数学工程与先进计算国家重点实验室开放基金项目(2018A01)
摘 要:SERDES(串行解串)技术因其传输速率高、抗干扰能力强等优点已成为主流的高速接口物理层规范。但由于上层PCS(物理编码子层)需设置弹性缓冲、编解码等功能,导致系统传输延时较高,无法直接应用于处理器直连等延迟敏感应用领域。介绍了一种基于同源相位补偿缓冲(Synchronous Phase Compensation Buffer,SPCB)的PCS架构的设计实现,可应用于延时敏感的SERDES接口传输系统。该架构具有高吞吐率和超低延时的特点,通过定制的SPCB,单通道32Gb/s时,发送与接收通路传输延时为10ns左右,约为业界典型PCS方案的一半,达到Intel与AMD并行CPU直连接口(QPI和HT)的延时水平。该PCS架构可通过28nm/16nm/7nm工艺物理实现,已应用于多款国产处理器直连接口。SERDES(serial de-serialization) technology has become the mainstream physical layer specification of high-speed interface due to its high transmission rate and strong capacity of resisting disturbance.However,the upper PCS(physical coding sublayer) needs to set elastic buffering,code,encode and do other functions,so the system transmission delay is high.SERDES cannot be directly applied to delay sensitive applications such as processor direct connection.This paper introduces a design of PCS architecture based on synchronous phase compensation buffer(SPCB),which can be applied to delay sensitive SERDES transmission system.This architecture features high throughput and ultra-low latency.With a custom SPCB,the transmission reception path delay is about 10 ns at 32 Gb/s per lane,which is about half of the typical PCS delay in the industry,reaching the level of Intel(QPI) and AMD(HT) interface.This PCS architecture can be realized through 28 nm/16 nm/7 nm chip manufacturing tech,and has been applied to a variety of domestic processor.
关 键 词:同源相位补偿缓冲 PCS SERDES 低延时 处理器直连
分 类 号:TN402[电子电信—微电子学与固体电子学]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:18.218.251.50