A CDR System Based on Improved Second Order Digital Filter, Hysteretic Voter and Phase Interpolator  

A CDR System Based on Improved Second Order Digital Filter, Hysteretic Voter and Phase Interpolator

在线阅读下载全文

作  者:ZHAO Yuyue JIANG Yingdan YANG Yu SHEN Guangzhen HU kai YAN Hua 

机构地区:[1]East Technologies Incorporated,Wuxi 214072,China [2]China Electronics Technology Group Corporation No.58 Research Institute,Wuxi 214072,China

出  处:《Chinese Journal of Electronics》2019年第6期1227-1233,共7页电子学报(英文版)

摘  要:The proposed Clock and data recovery system(CDRS)has three improved parts.The second order digital filter with rounding algorithm implements fractional gain and avoids direct current quantization noise which varies between–q/2 and+q/2 while that of traditional filter varies between 0 and+q(q is quantization step).The hysteresis majority voter can combat high frequency and strong jitter especially in quasi-steady state.The improved Phase interpolator(PI)has much smaller current-switching glitch and phase glitch since the weighting current changes gradually instead of steeply.The optimized CDRS can handle up to±6000 ppm(parts per million)frequency offset and the phase resolution is 1.4°/LSB(Least significant bit)according to analysis.The simulations of jitter transfer function and jitter tolerance by Matlab,simulations of phase noise by spectre using Verilog+Verilo A model,and measurements of frequency offset and jitter tolerance all show its good performance.The proposed Clock and data recovery system(CDRS) has three improved parts. The second order digital filter with rounding algorithm implements fractional gain and avoids direct current quantization noise which varies between –q/2 and +q/2 while that of traditional filter varies between 0 and +q(q is quantization step). The hysteresis majority voter can combat high frequency and strong jitter especially in quasi-steady state. The improved Phase interpolator(PI) has much smaller current-switching glitch and phase glitch since the weighting current changes gradually instead of steeply.The optimized CDRS can handle up to ±6000 ppm(parts per million) frequency offset and the phase resolution is ■/LSB(Least significant bit) according to analysis. The simulations of jitter transfer function and jitter tolerance by Matlab, simulations of phase noise by spectre using Verilog+Verilo A model, and measurements of frequency offset and jitter tolerance all show its good performance.

关 键 词:CDRS Bang-bang PHASE detector(!!PD) Hysteretic VOTER Second order digital filter PHASE INTERPOLATOR JITTER transfer JITTER tolerance 

分 类 号:TN[电子电信]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象