检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:ZHAO Yuyue JIANG Yingdan YANG Yu SHEN Guangzhen HU kai YAN Hua
机构地区:[1]East Technologies Incorporated,Wuxi 214072,China [2]China Electronics Technology Group Corporation No.58 Research Institute,Wuxi 214072,China
出 处:《Chinese Journal of Electronics》2019年第6期1227-1233,共7页电子学报(英文版)
摘 要:The proposed Clock and data recovery system(CDRS)has three improved parts.The second order digital filter with rounding algorithm implements fractional gain and avoids direct current quantization noise which varies between–q/2 and+q/2 while that of traditional filter varies between 0 and+q(q is quantization step).The hysteresis majority voter can combat high frequency and strong jitter especially in quasi-steady state.The improved Phase interpolator(PI)has much smaller current-switching glitch and phase glitch since the weighting current changes gradually instead of steeply.The optimized CDRS can handle up to±6000 ppm(parts per million)frequency offset and the phase resolution is 1.4°/LSB(Least significant bit)according to analysis.The simulations of jitter transfer function and jitter tolerance by Matlab,simulations of phase noise by spectre using Verilog+Verilo A model,and measurements of frequency offset and jitter tolerance all show its good performance.The proposed Clock and data recovery system(CDRS) has three improved parts. The second order digital filter with rounding algorithm implements fractional gain and avoids direct current quantization noise which varies between –q/2 and +q/2 while that of traditional filter varies between 0 and +q(q is quantization step). The hysteresis majority voter can combat high frequency and strong jitter especially in quasi-steady state. The improved Phase interpolator(PI) has much smaller current-switching glitch and phase glitch since the weighting current changes gradually instead of steeply.The optimized CDRS can handle up to ±6000 ppm(parts per million) frequency offset and the phase resolution is ■/LSB(Least significant bit) according to analysis. The simulations of jitter transfer function and jitter tolerance by Matlab, simulations of phase noise by spectre using Verilog+Verilo A model, and measurements of frequency offset and jitter tolerance all show its good performance.
关 键 词:CDRS Bang-bang PHASE detector(!!PD) Hysteretic VOTER Second order digital filter PHASE INTERPOLATOR JITTER transfer JITTER tolerance
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.15