检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:杨倩 叶松[1] 姜丹丹[1] YANG Qian;YE Song;JIANG Dandan(School of Communication Engineering,Chengdu University of Information Technology,Chengdu 610225,P.R.China)
机构地区:[1]成都信息工程大学通信工程学院
出 处:《微电子学》2019年第6期760-764,771,共6页Microelectronics
基 金:四川省科技计划资助项目(18SYXHZ0076,19SYXHZ0030)
摘 要:设计了一种基于65 nm CMOS工艺的60 GHz功率放大器。采用共源共栅结构与电容中和共源级结构相结合的方式来提高功率放大器的增益,并采用两路差分结构来提高输出功率。采用片上变压器作为输入/输出匹配及级间匹配,以减小芯片的面积,从而降低成本。采用Cadence、ADS和Momentum等软件进行联合仿真。后仿真结果表明,在工作频段为60 GHz时,最大小信号增益为26 dB,最大功率附加效率为18.6%,饱和输出功率为15.2 dBm。该功率放大器具有高增益、高效率、低成本等优点。A 60 GHz power amplifier(PA)was designed in a 65 nm CMOS technology.A cascode stage combined with a capacitor-neutralized common-source structure was used to increase the gain of the power amplifier,and a two-pass differential structure was adopted to increase the output power of the power amplifier.On-chip transformers for input/output matching and inter-stage matching were also used to reduce the chip area,thereby reducing costs.Through the co-simulation with Cadence,ADS and Momentum,at the working frequency of 60 GHz,the maximum small signal gain was 26 dB,the maximum power added efficiency(PAE)was 18.6%,and the saturated output power was 15.2 dBm.The proposed power amplifier had the advantages of high gain,high efficiency and low cost,etc.
分 类 号:TN432[电子电信—微电子学与固体电子学] TN722.75
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.28