检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:刘颖 田泽[1,2] 吕俊盛 邵刚[1,2] 胡曙凡 李嘉[1] Liu Ying;Tian Ze;Lv Junsheng;Shao Gang;Hu Shufan;Li Jia(AVIC Computing Technique Research Institute,Xi′an 710068,China;Aviation Key Laboratory of Science and Technology on Integrated Circuit and Micro-System Design,Xi′an 710068,China)
机构地区:[1]航空工业西安航空计算技术研究所,陕西西安710068 [2]集成电路与微系统设计航空科技重点实验室,陕西西安710068
出 处:《电子技术应用》2020年第5期35-39,共5页Application of Electronic Technique
摘 要:为了在高速传输系统中实现宽频带和低抖动时钟输出的要求,设计了一种基于Ring-VCO结构的低抖动锁相环,采用与锁相环锁定频率强相关的环路带宽调整方法来降低环路噪声,加速环路锁定,即利用全局参考调节电路中比较器模块将锁定控制电压与参考电压比较来改变各模块电流,根据不同锁定频率调整环路参数,大大缩短了锁定时间,同时利用四级差分环形振荡器和占空比调整电路的差分对称结构,降低了电路噪声。电路采用40 nm CMOS工艺实现,测试结果表明输出频率为1.0625 GHz^5 GHz,在最高时钟频率5 GHz下眼图质量良好,时钟抖动39.6 ps。A ring-VCO based phase lock loop(PLL)is designed for achieving the wide frequency range and low jitter requirements of high speed communication system.By adjusting the loop bandwidth which is closely related to the lock-in frequency it reduces the loop noise and accelerates loop locking.Adopting the comparator in reference circuit to compare the locking control voltage with the reference voltage to flexibly change the current in other module,and adjusting the loop parameters according to different lock-in frequencies,the lock-in time is greatly reduced.At the same time,the differential symmetrical structure of the four-stage differential ring oscillator and duty cycle adjusting circuit is used to reduce the circuit noise.This chip is fabricated in 40 nm CMOS process,the measured results show that the output frequency is from 1.0625 GHz to 5 GHz,the performance of the signal at 5 GHz is good and jitter is 39.6 ps.
分 类 号:TN432[电子电信—微电子学与固体电子学]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.70