A Machine Learning Framework with Feature Selection for Floorplan Acceleration in IC Physical Design  被引量:1

在线阅读下载全文

作  者:Shu-Zheng Zhang Zhen-Yu Zhao Chao-Chao Feng Lei Wang 

机构地区:[1]College of Computer Science and Technology,National University of Defense Technology,Changsha 410003,China

出  处:《Journal of Computer Science & Technology》2020年第2期468-474,共7页计算机科学技术学报(英文版)

基  金:This work was supported by the HeGaoJi Program of China under Grant Nos.2018ZX01029103 and 2017ZX01038104-002;the National Natural Science Foundation of China under Grant Nos.61802427 and 61902408.

摘  要:Floorplan is an important process whose quality determines the timing closure in integrated circuit(IC)physical design.And generating a floorplan with satisfying timing result is time-consuming because much time is spent on the generation-evaluation iteration.Applying machine learning to the floorplan stage is a potential method to accelerate the floorplan iteration.However,there exist two challenges which are selecting proper features and achieving a satisfying model accuracy.In this paper,we propose a machine learning framework for floorplan acceleration with feature selection and model stacking to cope with the challenges,targeting to reduce time and effort in integrated circuit physical design.Specifically,the proposed framework supports predicting post-route slack of static random-access memory(SRAM)in the early floorplan stage.Firstly,we introduce a feature selection method to rank and select important features.Considering both feature importance and model accuracy,we reduce the number of features from 27 to 15(44%reduction),which can simplify the dataset and help educate novice designers.Then,we build a stacking model by combining different kinds of models to improve accuracy.In 28 nm technology,we achieve the mean absolute error of slacks less than 23.03 ps and effectively accelerate the floorplan process by reducing evaluation time from 8 hours to less than 60 seconds.Based on our proposed framework,we can do design space exploration for thousands of locations of SRAM instances in few seconds,much more quickly than the traditional approach.In practical application,we improve the slacks of SRAMs more than 75.5 ps(177%improvement)on average than the initial design.

关 键 词:physical DESIGN machine learning FEATURE selection DESIGN space EXPLORATION 

分 类 号:TP39[自动化与计算机技术—计算机应用技术]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象