检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:王宇星[1] Wang Yuxing(Internet of Things Technology Institute,Wuxi Vocational College of Science and Technology,Wuxi 214028,China)
机构地区:[1]无锡科技职业学院物联网技术学院,江苏无锡214028
出 处:《半导体技术》2020年第5期345-351,共7页Semiconductor Technology
基 金:江苏省大学生创新创业训练计划资助项目(201912681006Y)。
摘 要:为提高电子产品供电性能,设计了一款具有高电源抑制比(PSRR)、超低静态电流、宽输入电压范围的低压差(LDO)线性稳压器。该电路采用预调节和噪声抵消技术,利用Cadence工具SMIC 0.35μm CMOS工艺,完成了整体电路的设计与仿真,并进行了流片。仿真结果显示,LDO线性稳压器输出线性调整率为0.05%/V,负载调整率为5.5%,温度系数为1.8×10^-5/℃;10 GHz带宽以内的电源抑制比在低频下能达到98 dB,静态电流最高仅为32μA。测试结果表明,芯片可以在3.3~40 V电源电压下正常工作,输出电压为3.3或5 V,最大负载电流为150 mA,可应用于USB和便携电子产品等多种设备。To improve the power supply performance of electronic products, a low dropout(LDO) linear voltage regulator with high power rejection ratio(PSRR), ultra-low quiescent current and wide input voltage range was designed. The design and simulation of the overall circuit were completed by using the technology of pre-adjustment and noise cancellation with the Cadence tool and SMIC 0.35 μm CMOS process, and the chip was fabricated. The simulation results show that the output linear regulation rate of the LDO linear voltage regulator is 0.05%/V, the load regulation rate is 5.5%, and the temperature coefficient is 1.8×10^-5/℃. The PSRR within 10 GHz bandwidth can reach 98 dB at low frequency, and the maximum quiescent current is only 32 μA. The test results show that the chip can operate normally under the power supply voltage of 3.3-40 V, the output voltage is 3.3 or 5 V, and the maximum load current is 150 mA, which can be applied to USB, portable electronic products and other devices.
关 键 词:低压差(LDO)线性稳压器 电源抑制比(PSRR) 带隙基准 误差放大器 静态电流
分 类 号:TN432[电子电信—微电子学与固体电子学]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.15