检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:Lin Cheng Kui Tang Wang-Hung Ki Feng Su
机构地区:[1]University of Science and Technology of China,Hefei 230024,China [2]Hong Kong University of Science and Technology,Hong Kong,China [3]Broadcom Limited,San Jose,US
出 处:《Journal of Semiconductors》2020年第11期92-102,共11页半导体学报(英文版)
摘 要:A 30 MHz voltage-mode controlled buck converter with fast transient responses is presented.An improved differential difference amplifier(DDA)-based Type-III compensator is proposed to reduce the settling times of the converter during load transients,and to achieve near-optimal transient responses with simple PWM control only.Moreover,a hybrid scheme using a digital linear regulator with automatic transient detection and seamless loop transition is proposed to further improve the transient responses.By monitoring the output voltage of the compensator instead of the output voltage of the converter,the proposed hybrid scheme can reduce undershoot and overshoot effectively with good noise immunity and without interrupting the PWM loop.The converter was fabricated in a 0.13μm standard CMOS process using 3.3 V devices.With an input voltage of 3.3 V,the measured peak efficiencies at the output voltages of 2.4,1.8,and 1.2 V are 90.7%,88%,and 83.6%,respectively.With a load step of 1.25 A and rise and fall times of 2 ns,the measured 1%settling times were 220 and 230 ns,with undershoot and overshoot with PWM control of 72 and 76 mV,respectively.They were further reduced to 36 and 38 mV by using the proposed hybrid scheme,and 1%settling times were also reduced to 125 ns.
关 键 词:differential difference amplifier(DDA) Type-III compensator fast transient responses hybrid scheme high switching frequency overshoot/undershoot
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:3.14.73.0