检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:康婧 安军社[1] 王冰冰[1,2] 张伟东 KANG Jing;AN Junshe;WANG Bingbing;ZHANG Weidong(Key Laboratory of Electronics and Information Technology for Space Systems(National Space Science Center,Chinese Academy of Sciences),Beijing 100190,China;University of Chinese Academy of Sciences,Beijing 100190,China)
机构地区:[1]中国科学院复杂航天系统电子信息技术重点实验室(中国科学院国家空间科学中心),北京100190 [2]中国科学院大学,北京100190
出 处:《哈尔滨工业大学学报》2021年第2期14-21,共8页Journal of Harbin Institute of Technology
基 金:中国科学院空间科学先导卫星专项(XDA15320100)。
摘 要:随着空间探测任务需求愈加复杂,卫星有效载荷传感器精度不断提高,星地链路传输数据量大幅增加.为满足近地轨道(low Earth orbit,LEO)卫星可变编码调制(variable coding modulation,VCM)数传系统对高通量、低功耗、高可靠性信道编码应用需求,提出了一种基于第二代数字视频广播(the second generation digital video broadcast,DVB-S2)标准的快速累加并向递归编码算法,同时基于此算法提出了一种高效低功耗低密度奇偶校验码(low-density parity-check,LDPC)编码器.利用输入信息比特随机性以及二进制计算特点简化校验比特中间变量的计算,降低了编码器的功耗;通过分析不同VCM模式中LDPC码的相似性,重复利用校验比特中间变量计算单元和存储器,提高了硬件资源利用率;通过控制模块动态重构编码器兼容3种VCM模式,并在保证编码正确性前提下进行模式切换,提高了编码器的灵活性;采用与调制方式相匹配的校验比特存储方案按顺序输出M个并行比特,提高了编码数据吞吐率,具有高效性.在Xilinx XC7K325t-3fbg900 FPGA上对提出的编码器进行了实现,结果表明:在347.5 MHz系统工作时钟下,编码数据吞吐率最高可达1.104 Gb/s,数据吞吐量较固定编码调制系统(constant coding modulation,CCM)提高了31.9%,且该编码器功耗与相同平台同类编码器相比降低了21.7%.With the increasing complexity of space exploration requirements and the development of high-resolution payloads,satellite-ground downlink data transmission systems have been requested for transmitting increasing volumes of data.In order to meet the requirements of high throughput,low power,and high reliability for variable coding modulation(VCM)transmission systems of low Earth orbit(LEO)satellites,a new fast accumulated parallel recursive low-density parity-check(LDPC)encoding algorithm based on the second generation digital video broadcast(DVB-S2)standard was proposed,and an efficient encoder with low power was designed.The encoder was lower power consumed by simplifying the intermediate variables of parity-check bits based on the randomness of input information bits and the characteristic of binary operation.By analyzing the similarities between different LDPC codes and reusing the computation units and memories,the utilization of hardware resources was improved.Benefitting from the dynamic encoder structure,the encoder was compatible with three VCM modes,and the correctness was guaranteed when VCM modes changed,which increased the flexibility of the encoder.Furthermore,the new parity-check bits storage schemes that match with the modulation mode could output M parallel bits in sequence and increase the encoder throughput with high efficiency.The proposed encoder design was implemented on the Xilinx XC7K325t-3fbg900 FPGA,and experimental results showed that the maximum encoding throughput was up to 1.104 Gb/s when operating at a system clock of 347.5 MHz,the total throughput was improved by 31.9%compared with the constant coding modulation(CCM)transmission system,and the power consumption of the encoder was reduced by 21.7%.
关 键 词:LDPC编码器 VCM DVB-S2标准 低功耗 FPGA
分 类 号:TN911.22[电子电信—通信与信息系统]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.130