检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:陆寅[1] 秦树东 习乐琪 董云卫[1] LU Yin;QIN Shu-Dong;XI Le-Qi;DONG Yun-Wei(School of Computer Science,Northwest Polytechnical University,Xi’an 710072,China;School of Software,Northwest Polytechnical University,Xi’an 710072,China)
机构地区:[1]西北工业大学计算机学院,陕西西安710072 [2]西北工业大学软件学院,陕西西安710072
出 处:《软件学报》2021年第6期1663-1681,共19页Journal of Software
基 金:国家自然科学基金(61772423)。
摘 要:嵌入式实时系统在安全关键领域变得越来越重要,其广泛应用于航空航天、汽车电子等具有严格时间约束的实时系统中.随着嵌入式系统的复杂度越来越高,在系统开发的早期设计阶段就需要对其可调度性进行分析评估.系统中的存储资源会对可调度性产生一定影响,在抢占式实时嵌入式系统引入缓存后,任务的最坏执行时间可能发生变化.因此,分析缓存相关抢占延迟对实时嵌入式系统的可调度性影响,一直以来是困扰大规模复杂系统架构设计的一个技术难题.提出一种面向软件架构级别、基于抢占调度序列的缓存相关抢占延迟计算方法,用来分析缓存相关抢占延迟约束下AADL(架构分析和设计语言)模型的可调度性.扩展了AADL关于存储资源架构设计的模型元素,来支持对缓存属性进行建模,提出一种基于模型构件进行抢占序列排序、缓存相关抢占延迟时间计算和被抢占任务最坏执行时间的估算方法,来对系统架构各功能构件在共享系统存储资源下系统的可调度性进行分析.还实现了分析缓存相关抢占延迟约束下的系统任务可调度性分析工具原型,并以某型飞机机载开放式智能信息系统为例,在航空电子系统架构设计中进行尝试,验证了该方法的在复杂系统设计中的对实时性分析的可行性.The embedded system has been wildly applied in real-time automatic control systems,and most of these systems are safetycritical.For example,the engine control systems in an automobile,and the avionics in an airplane.It is very important to verify the schedulability property of such real-time embedded system in its early design stages,so that to avoid unexpected loss for the debugging of architecture design frictions.However,it has been proved to be a tough challenge to evaluate the schedulability of a PSRT(preemptive-scheduling real-time)system,especially when taking the constraints of system resources into consideration.The cache memory build inside the processor is such a kind of exclusive-accessing resource that is shared by all the tasks deployed on the processor.In addition,the CPRD(cache-related preemption delay)caused by preemptive task scheduling will bring extra time to the execution time to all the tasks.Thus,the CPRD should be taken into consideration when estimating the WCET(worst case executing time)of tasks in a real-time system.A model-based architecture level schedulability evaluate and verification method,which is designed for priority based PSRT system,is proposed in this study,in order to do cache resource constrained,and CPRD related schedulability evaluation based on AADL system architecture model.In the first step,the study enhances the property set of AADL storage elements,so that to be compatible with cache memory properties in system architecture model constructing.Secondly,the study proposes a set or algorithms to:estimate the CPRDs of a task before it is completed;do system schedule simulation and construct the schedule sequence with the constraint of Cache resource and CPRDs involved;and WCET estimation of the tasks in such a CPRD considered,preemptive-scheduling execution sequence.Finally,methods mentioned above are implemented within a prototype software toolkit,which is designed to do system level schedulability evaluation and verification with CPRD constraints considered.The toolki
关 键 词:软件架构分析与设计语言AADL 复杂嵌入式系统 缓存相关抢占延迟 资源约束的可调度性
分 类 号:TP311[自动化与计算机技术—计算机软件与理论]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.63