检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:杨少波 曾四鸣 周文 孟良 YANG Shao-bo;ZENG Si-ming;ZHOU Wen;MENG Liang(Electric Power Research Institute of Stale Grid Hebei Electric Power Co.,Ltd.,Shijiazhuang 050021,China)
机构地区:[1]国网河北省电力有限公司电力科学研究院,河北石家庄050021
出 处:《电力电子技术》2021年第9期31-35,47,共6页Power Electronics
基 金:河北省重点研发计划(19212102D)。
摘 要:基于延时信号消除(DSC)的锁相环(PLL)技术可以实现指定次谐波和负序分量的影响消除,快速捕获非理想电网电压正序分量的相位。然而受限于现场应用的采样速率,延时信号往往无法按预期精准实现,延时误差不可避免。而目前针对这种延时误差对DSC PLL的影响及在此基础上的参数选型约束未见报道。这里在描述DSC对正、负序分离及谐波消除机理的基础上,定量分析了延时误差的影响,并以此为依据,给出了基于给定精度约束的延时误差限值计算方法和采样频率选型原则,指导DSC锁相技术应用时的参数设计。最后通过实验验证了理论分析和参数设计方法的有效性与准确性。The phase-locked loop(PLL) technique based on delay signal cancellation(DSC) can eliminate the influence of specified sub-harmonic and negative sequence components,and quickly capture the phase of positive voltage sequence components under non-ideal power grid.However,due to the limited sampling rate in field application,the delay signal can not be realized precisely as expected,and the delay error is inevitable.However,the effect of delay error based on DSC PLL and the constraints of parameter selection have not been reported.On the basis of describing the mechanism of DSC for positive and negative sequence separation and harmonic elimination,the influence of delay error is quantitatively analyzed,the calculation method of delay error limit based on given precision constraint and the selection principle of sampling frequency are given to guide the parameter design of DSC phase-locked technique.Finally,the validity and accuracy of the theoretical analysis and parameter design method are veri-fied by experiments.
分 类 号:TN911.8[电子电信—通信与信息系统]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:3.17.65.43