Dual-Port Content Addressable Memory for Cache Memory Applications  

在线阅读下载全文

作  者:Allam Abumwais Adil Amirjanov Kaan Uyar Mujahed Eleyat 

机构地区:[1]Department of Computer Engineering,Near East University,Nicosia,N.Cyprus via Mersin-10,Turkey [2]Computer Systems Engineering,Arab American University,Jenin,240,Palestine

出  处:《Computers, Materials & Continua》2022年第3期4583-4597,共15页计算机、材料和连续体(英文)

摘  要:Multicore systems oftentimes use multiple levels of cache to bridge the gap between processor and memory speed.This paper presents a new design of a dedicated pipeline cache memory for multicore processors called dual port content addressable memory(DPCAM).In addition,it proposes a new replacement algorithm based on hardware which is called a near-far access replacement algorithm(NFRA)to reduce the cost overhead of the cache controller and improve the cache access latency.The experimental results indicated that the latency for write and read operations are significantly less in comparison with a set-associative cache memory.Moreover,it was shown that a latency of a read operation is nearly constant regardless of the size of DPCAM.However,an estimation of the power dissipation showed that DPCAM consumes about 7%greater than a set-associative cache memory of the same size.These results encourage for embedding DPCAM within the multicore processors as a small shared cache memory.

关 键 词:Multicore system content addressable memory dual port CAM cache controller set-associative cache power dissipation 

分 类 号:TP333[自动化与计算机技术—计算机系统结构]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象