An Evolutionary Normalization Algorithm for Signed Floating-Point Multiply-Accumulate Operation  

在线阅读下载全文

作  者:Rajkumar Sarma Cherry Bhargava Ketan Kotecha 

机构地区:[1]Department of Electrical&Electronics Engineering,Faculty of Engineering&Technology,Jain(Deemed-to-be-University),Ramanagar,562112,Karnataka,India [2]Symbiosis Institute of Technology,Symbiosis International(Deemed University),Lavale,Pune,412115,India [3]Symbiosis Centre for Applied Artificial Intelligence,Symbiosis International(Deemed University),Lavale,Pune,412115,India

出  处:《Computers, Materials & Continua》2022年第7期481-495,共15页计算机、材料和连续体(英文)

基  金:This work was supported by Research Support Fund(RSF)of Symbiosis International(Deemed University),Pune,India。

摘  要:In the era of digital signal processing,like graphics and computation systems,multiplication-accumulation is one of the prime operations.A MAC unit is a vital component of a digital system,like different Fast Fourier Transform(FFT)algorithms,convolution,image processing algorithms,etcetera.In the domain of digital signal processing,the use of normalization architecture is very vast.The main objective of using normalization is to performcomparison and shift operations.In this research paper,an evolutionary approach for designing an optimized normalization algorithm is proposed using basic logical blocks such as Multiplexer,Adder etc.The proposed normalization algorithm is further used in designing an 8×8 bit Signed Floating-Point Multiply-Accumulate(SFMAC)architecture.Since the SFMAC can accept an 8-bit significand and a 3-bit exponent,the input to the said architecture can be somewhere between−(7.96872)_(10) to+(7.96872)_(10).The proposed architecture is designed and implemented using the Cadence Virtuoso using 90 and 130 nm technologies(in Generic Process Design Kit(GPDK)and Taiwan Semiconductor Manufacturing Company(TSMC),respectively).To reduce the power consumption of the proposed normalization architecture,techniques such as“block enabling”and“clock gating”are used rigorously.According to the analysis done on Cadence,the proposed architecture uses the least amount of power compared to its current predecessors.

关 键 词:Data normalization cadence virtuoso signed-floating-point MAC evolutionary optimized algorithm block enabling clock gating 

分 类 号:TP18[自动化与计算机技术—控制理论与控制工程]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象