检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:黄浩然 文丰[1] 贾兴中[1] Huang Haoran;Wen Feng;Jia Xingzhong(Key Laboratory of Instrument Science and Dynamic Testing,Ministry of Education,North University of China,Taiyuan 030051,China)
机构地区:[1]中北大学仪器科学与动态测试教育部重点实验室,太原030051
出 处:《单片机与嵌入式系统应用》2022年第12期75-79,共5页Microcontrollers & Embedded Systems
基 金:国家自然科学基金面上项目(62075199)。
摘 要:出于对信号发生器性能、设计成本等方面的考虑,本文基于FPGA设计了精度高、稳定性强的DDS信号发生器。通过Verilog HDL语言对FPGA编程,构建DDS功能模块,实现基本数字频率合成功能。设计从三方面进行考量,即供电端电源调理电路、FPGA内部进行DDS杂散抑制以及输出端波形信号调理和滤波电路,尽可能抑制电路中噪声干扰和DDS信号调制产生的杂散问题。经过验证,该方案生成波形有效值误差为10 mV,纹波大小为10.20 mV,能实现高精度、高稳定性的信号发生器。Considering the performance and design cost of signal generator,DDS signal generator with high precision and strong stability will be designed based on FPGA.FPGA is programmed by Verilog HDL language to build DDS function module and realize basic digital frequency synthesis function.The design is considered from three aspects,namely,power conditioning circuit at the power supply end,DDS spurious suppression inside FPGA and waveform signal conditioning and filtering circuit at the output end,so as to suppress the spurious problems caused by noise interference and DDS signal modulation in the circuit as far as possible.After verification,the effective value error of the waveform generated by this scheme is 10 mV,and the ripple size is 10.20 mV.It can realize a high-precision and high stability signal generator.
分 类 号:TP216[自动化与计算机技术—检测技术与自动化装置]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.7