检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:田芮谦 宋树祥[1,2] 赵媛 岑明灿[1,2] 蔡超波 蒋品群 TIAN Ruiqian;SONG Shuxiang;ZHAO Yuan;CEN Mingcan;CAI Chaobo;JIANG Pinqun(School of Electronic and Information Engineering/School of Integrated Circuits,Guangxi Normal University,Guilin 541004,China;Guangxi University Key Laboratory of Integrated Circuits and Microsystems,Guilin 541004,China)
机构地区:[1]广西师范大学电子与信息工程学院/集成电路学院,广西桂林541004 [2]广西高校集成电路与微系统重点实验室,广西桂林541004
出 处:《无线电工程》2023年第6期1421-1429,共9页Radio Engineering
基 金:国家自然科学基金(62061005);广西自然科学基金(2022GXNSFBA035646);广西创新驱动发展专项(AA19254001)。
摘 要:针对传统逐次逼近型模数转换器(Successive Approximation Register Analog-to-Digital Converter,SAR ADC)采样率和能量效率低等问题,设计了一款快闪型(Flash)与逐次逼近型(SAR)相结合的新型混合架构模数转换器。利用快闪型ADC一个时钟周期内可以转换出多个数字码的优势,提高了ADC的采样率。采用新型混合开关切换策略与分段电容阵列技术相结合提升了ADC的能量效率,减小了版图面积。同时,电路采用预放大动态锁存比较器以降低噪声和失调对ADC性能的影响。采用SMIC 0.11μm工艺后,仿真结果表明,在1.2 V的工作电压下,当采样速率为100 MS/s,输入信号频率为45.04 MHz时,输出信号的信号噪声失真比(Signal-to-Noise-and-Distortion Radio,SNDR)为69.26 dB,无杂散动态范围(Spurious-free Dynamic Range,SFDR)为82.10 dB,有效位数(Effective Numbers of Bits,ENOB)达到11.21 bit,功耗为5.72 mW,版图尺寸为380μm×110μm。To address the low sampling rate and energy efficiency of traditional successive approximation Analog-to-Digital Converters(ADC),a novel analog-to-digital converter with flash and successive approximation hybrid architecture is designed.The sampling rate of the ADC is improved by taking advantage of the fact that Flash ADC can convert multiple digital codes in one clock cycle.The combination of a novel hybrid switching strategy and the split capacitor array technology improves the energy efficiency of the ADC and reduces the chip area.Meanwhile,a dynamic latch comparator with a pre-amplified structure is designed to reduce the effects of noise and offset on ADC performance.The simulation results show that,by using SMIC 0.11μm CMOS technology,at the operating voltage of 1.2 V and when the sampling rate is 100 MS/s and the input signal frequency is 45.04 MHz,the SNDR is 69.26 dB,the SFDR is 82.10 dB,the ENOB is 11.21 bit,the power consumption is 5.72 mW and the layout area is 380μm×110μm.
关 键 词:逐次逼近 快闪型模数转换器 新型混合开关切换策略 预放大动态锁存比较器 异步时序
分 类 号:TN432[电子电信—微电子学与固体电子学]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.7