基于FPGA的差分延迟时间测量电路设计  被引量:1

Design of Differential Delay Time Measurement Circuit Based on FPGA

在线阅读下载全文

作  者:杨仪 周严[1] YANG Yi;ZHOU Yan(College of Mechanical Engineering,Nanjing University of Science and Technology,Nanjing 210094,China)

机构地区:[1]南京理工大学机械工程学院,江苏南京210094

出  处:《仪表技术与传感器》2023年第5期40-43,共4页Instrument Technique and Sensor

基  金:国家重点研发计划(2021YFB3201604);国家自然科学基金(62101263);中央高校基本科研业务费专项资金资助(30920021110)。

摘  要:等精度同步法是频率测量的常用方法,但是计数闸门和基准时钟信号的不同步会产生一个时间间隔,导致最终出现一个字的量化误差。为了减小该误差,提出一种基于FPGA的全数字差分延迟TDC(time-to-digital converter)电路。文中TDC基于差分延迟线原理,构建2条时延不同的延迟线代替传统单线延迟,提高了测量分辨率。设计数字校准电路,减少测量过程中外界条件变化造成的误差,试验结果表明:25℃下TDC单次测量绝对误差小于90 ps。The equal-precision synchronization method is a common method for frequency measurement,but the unsynchronization of the counting gate and the reference clock signal will produce a time interval,resulting in the final quantization error of one word.In order to reduce the error,a time-to-digital converter(TDC)circuit based on FPGA was proposed.Based on the principle of differential delay line,the TDC constructed two delay lines with different delay to replace the traditional single line delay,and improved the measurement resolution.The digital calibration circuit was designed to reduce the error caused by the change of external conditions in the measurement process.The test results show that the absolute error of TDC measurement is less than 90 picoseconds at 25℃.

关 键 词:时间间隔测量 差分延迟法 自校准数字电路 数字现场可编程门阵列 

分 类 号:TP216[自动化与计算机技术—检测技术与自动化装置]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象