High Efficient Reconfigurable and Self Testable Architecture for Sensor Node  

在线阅读下载全文

作  者:G.Venkatesan N.Ramadass 

机构地区:[1]Department of Electronics and Instrumentation Engineering,Meenakshi College of Engineering,Chennai,India [2]Department of Electronics and Communication Engineering,CEG Campus,Anna University,Chennai,India

出  处:《Computer Systems Science & Engineering》2023年第9期3979-3991,共13页计算机系统科学与工程(英文)

摘  要:Sensor networks are regularly sent to monitor certain physical properties that run in length from divisions of a second to many months or indeed several years.Nodes must advance their energy use for expanding network lifetime.The fault detection of the network node is very significant for guaranteeing the correctness of monitoring results.Due to different network resource constraints and malicious attacks,security assurance in wireless sensor networks has been a difficult task.The implementation of these features requires larger space due to distributed module.This research work proposes new sensor node architecture integrated with a self-testing core and cryptoprocessor to provide fault-free operation and secured data transmission.The proposed node architecture was designed using Verilog programming and implemented using the Xilinx ISE tool in the Spartan 3E environment.The proposed system supports the real-time application in the range of 33 nanoseconds.The obtained results have been compared with the existing Microcontroller-based system.The power consumption of the proposed system consumes only 3.9 mW,and it is only 24%percentage of AT mega-based node architecture.

关 键 词:CRYPTOGRAPHY FPGA MICROCONTROLLER sensor node reconfigurable architecture 

分 类 号:TP39[自动化与计算机技术—计算机应用技术] TP212[自动化与计算机技术—计算机科学与技术]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象