芯粒集成系统封装I/O高速总线架构设计及实现  

Design and Implementation of a Chiplet Integrated System-in-package Based on I/O High-speed Bus Architecture

在线阅读下载全文

作  者:张转转 缪旻[1,2,3] 朱仕梁 段晓龙 ZHANG Zhuanzhuan;MIAO Min;ZHU Shiliang;Duan Xiaolong(Key Laboratory of Information and Communication Systems,Ministry of Information Industry,Beijing Information Science and Technology University,Beijing,100101,CHN;Key Laboratory of the Ministry of Education for Optoelectronic Measurement Technology and Instrument,Beijing Information Science and Technology University,Beijing,100192,CHN;Academy of Smart IC and Network(ASICNet),Beijing Information Science and Technology University,Beijing,100101,CHN)

机构地区:[1]北京信息科技大学信息与通信系统信息产业部重点实验室,北京100101 [2]北京信息科技大学光电测试技术及仪器教育部重点实验室,北京100192 [3]北京信息科技大学智能芯片与网络研究中心,北京100101

出  处:《固体电子学研究与进展》2024年第1期45-49,58,共6页Research & Progress of SSE

基  金:国家自然科学基金资助项目(62074017)。

摘  要:随着集成密度和单片处理速度的不断提升,芯粒集成系统封装(Chiplet SiP)中互连网络日趋复杂且信号与电源完整性、传输能耗问题日趋严重,芯粒与SiP外部的数据交换I/O(Input/Output)容量的提升遭遇瓶颈。为提升芯粒集成度、提高数据传输速率与准确率、降低系统功耗,根据芯粒间通信的最新标准通用芯粒互连技术(Universal chiplet interconnect express, UCIe),利用高速串行计算机扩展总线标准(Peripheral component interconnect express, PCIe)在高速数据存储及传输方面的技术优势,设计出一种芯粒高速I/O通信的架构,并用FPGA验证了此架构的可行性,为UCIe标准的落地提供了一种实现途径。With increasing integration density and chip processing speeds,the interconnect net-work among chiplet SiP has become increasingly complex,and the difficulty of wiring has sharply ris-en,resulting in a growing concern over signal and power integrity as well as transmission energy con-sumption.As a consequence,the data exchange I/O(Input/Output)capacity between the outside of the SiP and chiplet is constrained.In order to improve chiplet integration,data transmission rate and accuracy,and reduce system power consumption,a chiplet high-speed I/O communication architec-ture is designed.The architecture is based on the latest standard UCIe(Universal chip interconnect ex-press)for inter chip communication.The design takes advantage of PCIe(Peripheral component inter-connect express)bus in high-speed data storage and transmission,an architecture for implementing high-speed I/O communication between Chips is designed.Its feasibility is verified by using FPGA re-sources,which provide an approach for the physical implementation of the UCIe standard.

关 键 词:PCIE 系统芯片 芯粒 系统封装 高速总线 

分 类 号:TN43[电子电信—微电子学与固体电子学]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象