检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:李铭[1] 杨明昕 穆鹏程[2] 张翠翠[2] LI Ming;YANG Mingxin;MU Pengcheng;ZHANG Cuicui(Practice Teaching Center,Xi’an Jiaotong University,Xi’an 710049,China;School of Information and Communications Engineering,Xi’an JiaoTong University,Xi’an 710049,China)
机构地区:[1]西安交通大学实践教学中心,陕西西安710049 [2]西安交通大学信息与通信工程学院,陕西西安710049
出 处:《实验技术与管理》2024年第2期135-145,共11页Experimental Technology and Management
基 金:西安交通大学2022年教育部-华为“智能基座”教改项目(22ZNJZ28)。
摘 要:该文针对国产FPGA上通信基带算法及相关信号处理算法IP核匮乏现状,设计了基于紫光Logos系列FPGA器件的通信基带发端算法;在紫光FPGA缺乏FIR IP核的情况下,经优化设计实现了仅用7个乘法器的60阶FIR成型滤波器;搭建收发测试环境对设计的发端系统进行了测试。测试结果表明,所设计的基于正交调制的发端基带算法和基带系统性能达到主流水平的技术指标要求,实现了首批通信算法和通信系统在国产FPGA器件上的应用。[Objective]With the rapid rise and wide application of domestic field-programmable gate array(FPGA)devices,they have increasingly become central to various professional fields.However,despite the growing popularity of domestic FPGA devices,there is a relative scarcity of IP cores that implement the communication baseband algorithms and related signal processing algorithms.This situation limits the application and development of domestic FPGAs in the communication field.Addressing this gap,this paper aims to design and implement an IP core for communication baseband algorithms and related signal processing algorithms on a domestic FPGA.[Methods]This is done to maximize the potential of domestic FPGAs in the communication field.The paper covers the entire workflow of baseband processing,including source generation,constellation mapping,and shape filtering.In the source generation module,a pseudorandom sequence generator(PRBS)ensures the randomness and stability of the signal.For constellation mapping,quadrature amplitude modulation is utilized as it effectively enhances the signal’s transmission efficiency while maintaining its quality.The design and optimization of the filter structure are based on the observation that many zeros exist between two valuable data points in the transmitted data,resulting in 0 when multiplied by the filter coefficient.This paper discusses and designs an algorithm structure for the FIR direct filter,which consists of 60 shift registers and 61 multipliers.This algorithm can dynamically move each nonzero input data in the corresponding row and multiply these moving data by the coefficients corresponding to each row of the filter.Moreover,this algorithm structure cycles every ten clock cycles,ensuring the stability and continuity of the algorithm.As a consequence,through this structure,the function of a 60-order root-raised cosine filter can be realized using only seven multipliers.In the case of an FPGA lacking an FIR IP core,the optimized design can simultaneously process nonzero inpu
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.200