一种高频锁相频率合成器的设计与实现  

Design and Implementation of a High Frequency Phase-Locked Frequency Synthesizer

在线阅读下载全文

作  者:杨婧 YANG Jing(Hebei Beixin Semiconductor Technology Limited Company,Shijiazhuang 050051)

机构地区:[1]河北北芯半导体科技有限公司,石家庄050051

出  处:《环境技术》2024年第5期224-227,239,共5页Environmental Technology

摘  要:为满足高频率信号基准的需求,设计了5.5GHz频率的锁相频率合成器。采用电荷泵锁相环(CPPLL)为核心器件,组合适配的压控振荡器(VCO),再搭配环路滤波器与反馈网络,并且使用MCU控制板与上位机软件进行参数配置,完成了目标频率的输出。实践证明方案可行有效,输出的信号频率不仅误差小,并且具有较好的杂散抑制,可为同类方案的设计和调试提供一定参考。In order to meet the requirement of high frequency signal benchmark,a phase-locked frequency synthesizer with 5.5 GHz frequency is designed.The charge pump phase-locked loop(CPPLL)is used as the core device,and the adaptive voltage-controlled oscillator(vco)is combined.Then the loop filter and feedback network are combined,and the parameters are configured by Mcu control board and host computer software to complete the output of target frequency.The practice proves that the scheme is feasible and effective.The output signal frequency not only has small error,but also has good spurious suppression,which can provide a certain reference for the design and debugging of similar schemes.

关 键 词:频率合成器 锁相环 压控振荡器 环路滤波 

分 类 号:TN385[电子电信—物理电子学] TN958.92

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象