物联网场景下基于半并行结构的极化码译码器设计  

Design of Polar Decoder on Semi-parallel Architecture in IoT Scenario

在线阅读下载全文

作  者:郭晶 李聪端 GUO Jing;LI Congduan(School of Electronic and Communication Engineering,Sun Yat-sen University,Shenzhen 518057,China)

机构地区:[1]中山大学电子与通信工程学院,广东深圳518057

出  处:《无线电通信技术》2024年第4期647-654,共8页Radio Communications Technology

基  金:国家自然科学基金(62271514)。

摘  要:极化码因能达到容量极限的特性和较低的编译码复杂度而引起了广泛关注。针对资源受限情况下的物联网(Internet of Things, IoT)通信场景提出了一种改进的半并行极化码译码器,采用4 bit译码算法和预计算技术,降低了传统半并行结构所带来的时延,实现较低译码时延和较高硬件资源利用效率。实验结果表明,对于(1 024,512)的极化码,该译码器相比传统的半并行译码器和树形结构的2 bit译码器,时延分别降低了48.64%和75.19%,处理单元的硬件资源利用率提高了68.42%和119.35%,硬件资源得到了更高效利用,适用于硬件资源受限的IoT场景。Polar codes have attracted widespread attention due to their capacity-achieving property and low encoding and decoding complexity.An improved semi-parallel polar code decoder is proposed for resource-constrained Internet of Things(IoT)communication scenarios,employing a 4 bit decoding algorithm and pre-computation techniques to reduce latency associated with traditional semi-parallel ar chitectures,resulting in low decoding latency and high hardware resource utilization efficiency.Experimental results show that for(1024,512)polar codes,compared to traditional semi-parallel decoders and tree-structured 2 bit decoders,the latency of this decoder is reduced by 48.64%and 75.19%respectively.The hardware resource utilization rate of processing element is increased by 68.42%and 119.35%.The hardware resources are utilized more efficiently,suitable for hardware-constrained IoT scenarios.

关 键 词:极化码译码 无线通信 物联网应用 硬件结构 

分 类 号:TN929.5[电子电信—通信与信息系统]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象