基于FPGA的抢答器的设计与实现  

Design and Implementation of Responder Based on FPGA

在线阅读下载全文

作  者:程传阳 刘洋 CHENG Chuanyang;LIU Yang(Guangdong Industrial Edge Intelligent Innovation Center Co.,Ltd.,Shenzhen,Guangdong 518057,China)

机构地区:[1]广东省工业边缘智能创新中心有限公司,广东深圳518057

出  处:《自动化应用》2024年第18期242-244,248,共4页Automation Application

摘  要:现有的数字抢答器锁存功能比较复杂,且可靠性相对较低,为此,研究了一种基于现场可编程逻辑门阵列(FPGA)抢答信号锁存的设计方法。设计的电路由抢答电路、定时电路、报警电路、时序控制电路、译码器电路和数码管显示电路组成,可实现抢答命令与计时起点同步,提高了数字抢答器的稳定、可靠以及灵敏度。与现有的数字抢答电路相比,所设计电路的应用场景更广泛,行业认可度更高。The existing digital responder has a complex latch function and relatively low reliability.Therefore,a design method based on field programmable gate array(FPGA)for response signal latch has been studied.The designed circuit consists of a response circuit,a timing circuit,an alarm circuit,a timing control circuit,a decoder circuit,and a digital display circuit.It can achieve synchronization between response commands and timing starting points,improving the stability,reliability,and sensitivity of the digital responder.Compared with existing digital response circuits,the circuit designed in this paper has a wider range of application scenarios and higher industry recognition.

关 键 词:数字抢答器 抢答信号 抢答电路 定时电路 

分 类 号:TN705[电子电信—电路与系统]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象