检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:段斌斌[1] 孙嵩松[1] 焦黎[1] 周文利[1]
机构地区:[1]华中科技大学光学与电子信息学院,武汉430074
出 处:《计算机科学》2014年第9期101-103,109,共4页Computer Science
基 金:国家高技术研究发展计划(863计划)课题(2012AA012403)资助
摘 要:为了实现高速融合网络数据传输中的差错控制,针对现有循环冗余校验码(CRC)计算速度难以进一步提升的问题,提出了一种用嵌套CRC码实现高速数据差错控制的方法,并在Xilinx公司的FPGA芯片上进行了实现。该嵌套CRC码由多个通道的传统CRC码并行计算器同步计算得到,可大幅度提升差错控制码的生成速度,并通过不同计算通道的组合,支持多种流量的差错控制。最后分析了嵌套CRC码的计算性能以及差错控制能力,并提供了设定嵌套次数、通道数以及计算通道并行计算位数的依据。To achieve the data error control in high-speed converged network data transmission,a nested CRC code generation method was proposed to improve the situation that it is difficult to further enhance the computing speed through currently available cyclic redundancy check(CRC) code calculation technique. It was implemented on Xilinx Field Programmable Gate Array (FPGA) chip. This nested CRC code is obtained through calculating the traditional CRC code concurrently in multiple channels, and thus the speed of error control code generation is highly increased while multiple-types of data flows are processed by different kinds of calculating channels. At the end, the calculating performance and error control capability were analyzed and a guidance to set the nested level, the number of computing channel and parallel computing width of a single computing channel was given.
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.145