检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:张志刚[1,2] 赵玉彬[1,2] 徐凯[1,2] 郑湘[1,2] 李正[1,2] 赵申杰[1,2] 常强[1,2] 侯洪涛[1,2] 刘建飞[1,2] ZHANG Zhigang ZHAO Yubin XU Kai ZHENG Xiang LI Zheng ZHAO Shenjie CHANG Qiang HOU Hongtao LIU Jianfei(Shanghai institute of Applied Physics, Chinese Academy of Sciences, Jiading Campus, Shanghai 201800, China Shanghai Key Laboratory of Cryogenics & Superconducting RF Technology, Shanghai 201800, China)
机构地区:[1]中国科学院上海应用物理研究所嘉定园区,上海201800 [2]上海市低温超导高频腔技术重点实验室,上海201800
出 处:《核技术》2017年第2期1-6,共6页Nuclear Techniques
基 金:国家自然科学基金(No.11335014)资助~~
摘 要:在多cell腔的场平坦度控制处理中,最重要的算法为除法运算,而传统整数除法算法采用多次相减和移位的方法来实现,其算法存在以下缺点:相减运算消耗大量时钟即"吃时钟"、每完成一次算法所需时钟周期不固定以及此算法在实际工程中不能有效工作。针对传统整数除法器的弊端,提出一种基于现场可编程门阵列(Field-Programmable Gate Array,FPGA)的循环型不可恢复除法器。设计的循环型不可恢复除法器通过改善程序结构和优化时序,实现除法运算速度的提高和固定运算所需时钟周期的目的。此算法通过Quartus II编译和综合,以及仿真工具Model Sim的仿真验证,达到预期功能效果,同时在上海光源增强器高频数字低电平控制器中被采用,实现场平坦度稳定度在±1.3%以内,完成每次运算所需35个时钟周期,优于设计指标。Background: The most important processing is division in the algorithm for the field flatness controller on multi-cell cavity. The algorithm in conventional integer division uses multiple subtraction and shift methods to achieve the operation. A lot of clocks are consumed in the subtraction process, and the cycles consuming is not fixed on each cycle of the division. Purpose: This study aims to design a circular unrecoverable divider based on FPGA (Field-Programmable Gate Array). Methods: Improvement is taken for meliorating the program structure and optimizing the time sequences to achieve speedup of the division and same clock cycle for each conventional division. This algorithm is implemented on FPGA chip using QuartusII, simulated and verified by ModelSim toolkits. Results: The stability of field flatness is less than ±1.3% and 35 cycles for each algorithm when it applied in the controller of DLLRF (Digital Low Level Radio Frequency) for the booster of Shanghai Synchrotron Radiation Facility (SSRF). Conclusion: Control of field flatness based on FPGA for multi-cell cavity satisfies all fimctional requirementsl overperforms the design expectations.
关 键 词:现场可编程门阵列 循环型 除法器 场平坦度控制 时钟周期
分 类 号:TL506[核科学技术—核技术及应用]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.43