检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:元国军[1,2] 沈华 邵恩[1,2] 臧大伟[1] Yuan Guojun , Shen Hua, Shao En , Zang Dawei(Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100190; Institute of Computer and Control Engineering, University of Chinese Academy of Sciences, Beijing 10004)
机构地区:[1]中国科学院计算技术研究所,北京100190 [2]中国科学院大学计算机与控制学院,北京100049
出 处:《高技术通讯》2018年第2期91-99,共9页Chinese High Technology Letters
基 金:国家自然科学基金(61572464;61331008);十三五国家重点研发计划(2016YFB0200205)资助项目
摘 要:指出半导体工艺与晶体管特性参数的随机波动随着芯片特征尺寸不断减小越来越大,传统的基于预匹配的寄存器堆设计方法必须通过增大匹配裕量来保证读写操作的可靠性,为了克服制约寄存器堆性能提升的这一关键因素,提出了一种基于自适应时序匹配的低功耗寄存器堆电路结构。该结构通过对多端口寄存器堆的访存时序进行自适应匹配与调优,达到减小寄存器堆访问延时、降低功耗以及提高芯片工艺敏感度的目的。电路及版图仿真结果显示:基于该方法实现的3读2写32×64 bit寄存器堆,在SMIC 40nm工艺条件下,芯片面积为135.5μm×65.1μm,访存延迟为357ps,相比于传统的Chain Delay匹配技术,延迟减小22%,功耗降低35%。It is pointed that the random variation of the characteristic parameters of semiconductor process and transistors gets bigger with the decrease of the chip feature size,thus the traditional register file design based on prematch has to increase the matching margin to ensure the reliability of read and write operations. To overcome this key factor of restricting register file performance,a low power register file circuit structure based on adjustable access latency is proposed. The proposed mechanism can auto-test the practical path delay of the sense amplifier,and automatically match and tune time delay of sense enable signals to guarantee the correct operation,so as to improve the performance and power of the circuit by reducing unnecessary margin pre-placed in design. For 3-read ports and 2-write ports 32 × 64 bit register file generated in SMIC 40 nm technology,its area is 135. 5μm × 65. 1μm and read access latency is 357 ps. The simulation results show that compared with the traditional chain delay technique,the read access latency and the power consumption of the mechanism are reduced by 22% and 35% respectively.
关 键 词:多端口寄存器堆 自适应时序匹配 低延迟 低功耗 静态随机存储器
分 类 号:TP332[自动化与计算机技术—计算机系统结构]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:216.73.216.90