检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
作 者:李金凤 黄纬然 赵雨童 郭巾男 LI Jinfeng;HUANG Weiran;ZHAO Yutong;GUO Jinnan(College of Information Engineering,Shenyang University of Chemical Technology,Shenyang 110142,China)
机构地区:[1]沈阳化工大学信息工程学院,辽宁沈阳110142
出 处:《现代电子技术》2021年第20期112-116,共5页Modern Electronics Technique
基 金:辽宁省自然科学基金计划重点项目(20170540720);辽宁省教育厅科学研究经费项目(LQ2019019)。
摘 要:针对高速视频图像在跨时钟域数据交互中存在的帧交错及DDR3 SDRAM带宽利用率较低的问题,提出一种新的DDR3 SDRAM访存控制方法,实现多路视频数据快速、高效访存。以Kintex⁃7 FPGA为控制核心,在VIVADO MIG IP核基础上,实现读写位宽比为10∶1的异步FIFO,并结合RAM构建读写缓存控制模块,提高DDR3 SDRAM带宽利用率。设计不完全乒乓操作,并采用分区缓存确保帧数据完整。对8路分辨率为1920×1080的RGB888视频图像数据进行并行读、写操作。实验结果表明,该系统能有效实现8路高速视频数据的访存,帧完整,系统的有效带宽利用率可达74.69%,图像帧率可达48 Hz。满足了高分辨率实时图像显示要求,克服了帧交错问题,提高了DDR3 SDRAM的有效带宽利用率,具有较强的可移植性,为进一步实现多路视频数据协同处理提供了参考。In order to solve the problems of interleaved frame and low DDR3 SDRAM bandwidth utilization existing in the cross⁃domain high⁃speed video data interaction,a new DDR3 SDRAM(synchronous dynamic random access memory)control method is proposed to achieve the rapid and efficient access to multi⁃channel video data.The Kintex⁃7 FPGA is taken as the control core of the system.On the basis of VIVADO MIG IP core,an asynchronous FIFO with the read⁃to⁃write bit width ratio of 10:1 is implemented.The read⁃write cache control module is constructed by combining the FIFO with RAM to improve the DDR3 SDRAM bandwidth utilization.The incomplete ping⁃pong operation and partition cache are designed to ensure the integrality of frame data.The parallel read and write operations for 8⁃channel RGB888 video image data with a resolution of 1920×1080 are performed.The experimental results indicate that the system can effectively realize 8⁃channel high⁃speed video data access memory and provide complete frame;the effective bandwidth utilization can reach 74.96%and the frame rate can reach 48 Hz.The system can meet the real⁃time display requirements of multi⁃channel high⁃resolution images,has overcome the problem of frame interleaving and has improved the effective bandwidth utilization of DDR3 SDRAM.It has strong portability and provides a reference for the further research of multi⁃channel video data collaborative processing.
关 键 词:访存控制器 DDR3 SDRAM FPGA 异步FIFO 乒乓操作 并行设计
分 类 号:TN303-34[电子电信—物理电子学]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:3.133.128.223