检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
出 处:《上海交通大学学报》2003年第10期1570-1573,共4页Journal of Shanghai Jiaotong University
基 金:国家高技术研究发展计划(863)项目(2002AA1Z1190)
摘 要:提出了用来评估深亚微米VLSI电路中RLC互连延时的一种新的解析延时模型.该模型的驱动器由输出电阻和电容组成,负载为容性负载.先对分布式均匀传输线的转换函数展开式进行二阶近似,然后根据不同的极点情况,计算出时域下的阶跃响应及相应的解析延时.该模型还被应用到具体的RLC互连树中评估源节点到漏节点的延时.实验结果表明,该模型比前人的延时模型精确,延时评估误差减少了10%;而由输出电阻和电容组成的驱动器能够很好地改善RLC互连树的延时分析.This paper presented an innovative analytical delay model for RLC interconnects utilized in the estimation of interconnect delay for deep submicrometer VLSI circuits. The model has a driver, which comprises an output resistance and capacitance, and a capacitive load. Firstly, a second order approximation toward the expansion of transfer function for distributed uniform lines is conducted. Then the step response in time domain and the relevant analytical delay values are both calculated according to different poles. This delay model was also applied in the estimation of sourcesink delays in an interconnect tree. The preferable results were shown while compared with the previous delay models and the evaluation deviation is reduced by about 10%. Besides, it is also found that a driver consisting of a resistor and a capacitor can effectively improve the timing analysis of RLC interconnect trees.
分 类 号:TN47[电子电信—微电子学与固体电子学]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:3.15.147.225