检索规则说明:AND代表“并且”;OR代表“或者”;NOT代表“不包含”;(注意必须大写,运算符两边需空一格)
检 索 范 例 :范例一: (K=图书馆学 OR K=情报学) AND A=范并思 范例二:J=计算机应用与软件 AND (U=C++ OR U=Basic) NOT M=Visual
机构地区:[1]天津中德职业技术学院电气与能源学院,天津300350 [2]上海交通大学上海市复杂薄板结构数字化制造重点实验室,上海200240 [3]暨南大学珠海校区,广东珠海519070
出 处:《电子器件》2016年第4期866-873,共8页Chinese Journal of Electron Devices
摘 要:针对传统IIC总线接口的FPGA设计可重用性不高的问题,提出了一种基于FPGA的可配置IIC总线接口设计方案。该方案采用同步有限状态机设计方法和硬件描述语言Verilog HDL,对IIC总线的数据传输时序进行模块化设计,采用Signal Tap II对设计模块进行仿真验证。实验结果表明,该设计接口作为一种主控制器接口,可实现与具有IIC总线接口的从机器件100 kbyte/s和400 kbyte/s的可靠数据传输。该方案具有可重用度高、可配置性强、控制灵活等优点,并已成功运用于工程实践中。Aimed at lower reusability of FPGA design in traditional bus interface of IIC, one configurable FPGA- based bus interface design of IIC was proposed. Data transmission sequence of IIC bus was designed in modules with finite state synchronous circuit design method and hardware description language of Verilog HDL. The designed modules were simulated, tested and verified by using the data logic analyzer of Signal Tap II. The experimental results show that this interface could reliably achieve the data transmission of 100 kbyte/s and 400 kbyte/s with the slaves using IIC bus interface and it has the advantages of higher reusability, strong configurability, flexible control. Moreover, the designed interface was successfully applied to engineering practice.
关 键 词:FPGA IIC总线接口 VERILOG HDL 可配置 仿真验证
分 类 号:TP274[自动化与计算机技术—检测技术与自动化装置]
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在载入数据...
正在链接到云南高校图书馆文献保障联盟下载...
云南高校图书馆联盟文献共享服务平台 版权所有©
您的IP:3.17.80.220