基于多扫描链的内建自测试技术中的测试向量生成  被引量:1

Test Pattern Generation in Built-In Self-Test with Multiple Scan Chains

在线阅读下载全文

作  者:李兆麟[1] 叶以正[2] 毛志刚[2] 

机构地区:[1]北京大学微电子学研究所,北京100871 [2]哈尔滨工业大学微电子中心,哈尔滨150001

出  处:《计算机学报》2001年第4期411-419,共9页Chinese Journal of Computers

摘  要:针对基于多扫描链的内建自测试技术 ,提出了一种测试向量生成方法 .该方法用一个线性反馈移位寄存器 (L FSR)作为伪随机测试向量生成器 ,同时给所有扫描链输入测试向量 ,并通过构造具有最小相关度的多扫描链来克服扫描链间的相关性对故障覆盖率的影响 .此外该方法经过模拟确定难测故障集 ,并针对这个难测故障集利用 ATPG生成最小确定性测试向量集 .最后再依据得到的最小测试向量集来设计位改变逻辑电路 ,利用位改变逻辑电路控制改变扫描链上特定位的值来实现对难测故障的检测 ,从而实现被测电路的故障完全检测 .Scan based built-in self-test (BIST), which naturally extends scan-based test methodology with test patterns applied from test equipment to BIST, can be used for the self test of sequential circuits and attain higher fault coverage. The paper presents a kind of scheme for test pattern generation in the scan based BIST for the circuits with multiple scan chains. In the test pattern generation scheme the PRPG, which is implemented by an LFSR, shifts the sequences into all scan chains simultaneously. The correlativity weight R (M) of multiple scan chains is also defined in the paper. Based on the analysis of the different degree effect on fault coverage due to the different configuration of multiple scan chains, one conclusion is drawn that the probability that the fault coverage is reduced is increased with an increase of the correlativity weight R (M). If the circuit is tested by the multiple scan chains with the minimum R (M), the probability that the fault coverage is reduced is least. In the paper a method to construct multiple scan chains with minimum correlativity weight R (M) is proposed to overcome the bad effect on fault coverage due to the correlation between scan chains. Furthermore the minimum set of deterministic patterns is generated for hard-to-test faults by ATPG and the set is used to design the bit modifying logic circuit (BML), which is located between multiple scan chains and the CUT. Through BML the signals in multiple scan chains are controlled to input to the CUT. When the test control signal is low, the test patterns in multiple scan chains are input into the CUT directly. When the test control signal is high, the value of the signals at certain bit positions in the multiple scan chains are modified by BML and the changed test patterns are input into the CUT to test hard-to-test faults for complete fault coverage. The experiments on some ISCAS'89 benchmark circuits show that the complete fault coverage can be obtained by the test method presented by the paper. The overhead of BML is also ana

关 键 词:内建自测试 多扫描链 逻辑电路 测试向量生成 

分 类 号:TN791[电子电信—电路与系统] TP331.1[自动化与计算机技术—计算机系统结构]

 

参考文献:

正在载入数据...

 

二级参考文献:

正在载入数据...

 

耦合文献:

正在载入数据...

 

引证文献:

正在载入数据...

 

二级引证文献:

正在载入数据...

 

同被引文献:

正在载入数据...

 

相关期刊文献:

正在载入数据...

相关的主题
相关的作者对象
相关的机构对象